Skip to content

Commit d939823

Browse files
[Target] Fix misleading indentation (NFC) (#167206)
Identified with readability-misleading-indentation.
1 parent 3d82370 commit d939823

File tree

4 files changed

+9
-9
lines changed

4 files changed

+9
-9
lines changed

llvm/lib/Target/AArch64/AArch64ISelLowering.cpp

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -26050,7 +26050,7 @@ static SDValue performCSELCombine(SDNode *N,
2605026050
// CSEL 0, cttz(X), eq(X, 0) -> AND cttz bitwidth-1
2605126051
// CSEL cttz(X), 0, ne(X, 0) -> AND cttz bitwidth-1
2605226052
if (SDValue Folded = foldCSELofCTTZ(N, DAG))
26053-
return Folded;
26053+
return Folded;
2605426054

2605526055
// CSEL a, b, cc, SUBS(x, y) -> CSEL a, b, swapped(cc), SUBS(y, x)
2605626056
// if SUB(y, x) already exists and we can produce a swapped predicate for cc.

llvm/lib/Target/ARM/Disassembler/ARMDisassembler.cpp

Lines changed: 5 additions & 5 deletions
Original file line numberDiff line numberDiff line change
@@ -1402,7 +1402,7 @@ static DecodeStatus DecodeAddrMode3Instruction(MCInst &Inst, unsigned Insn,
14021402
Inst.addOperand(MCOperand::createImm(U | (imm << 4) | Rm));
14031403
} else {
14041404
if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1405-
return MCDisassembler::Fail;
1405+
return MCDisassembler::Fail;
14061406
Inst.addOperand(MCOperand::createImm(U));
14071407
}
14081408

@@ -1922,7 +1922,7 @@ static DecodeStatus DecodeBranchImmInstruction(MCInst &Inst, unsigned Insn,
19221922
imm |= fieldFromInstruction(Insn, 24, 1) << 1;
19231923
if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8,
19241924
true, 4, Inst, Decoder))
1925-
Inst.addOperand(MCOperand::createImm(SignExtend32<26>(imm)));
1925+
Inst.addOperand(MCOperand::createImm(SignExtend32<26>(imm)));
19261926
return S;
19271927
}
19281928

@@ -3703,17 +3703,17 @@ static DecodeStatus DecodeThumbAddSPReg(MCInst &Inst, uint16_t Insn,
37033703
Rdm |= fieldFromInstruction(Insn, 7, 1) << 3;
37043704

37053705
if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
3706-
return MCDisassembler::Fail;
3706+
return MCDisassembler::Fail;
37073707
Inst.addOperand(MCOperand::createReg(ARM::SP));
37083708
if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
3709-
return MCDisassembler::Fail;
3709+
return MCDisassembler::Fail;
37103710
} else if (Inst.getOpcode() == ARM::tADDspr) {
37113711
unsigned Rm = fieldFromInstruction(Insn, 3, 4);
37123712

37133713
Inst.addOperand(MCOperand::createReg(ARM::SP));
37143714
Inst.addOperand(MCOperand::createReg(ARM::SP));
37153715
if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3716-
return MCDisassembler::Fail;
3716+
return MCDisassembler::Fail;
37173717
}
37183718

37193719
return S;

llvm/lib/Target/Hexagon/HexagonOptAddrMode.cpp

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -198,7 +198,7 @@ bool HexagonOptAddrMode::canRemoveAddasl(NodeAddr<StmtNode *> AddAslSN,
198198
// Reaching Def to an offset register can't be a phi.
199199
if ((OffsetRegDN.Addr->getFlags() & NodeAttrs::PhiRef) &&
200200
MI.getParent() != UseMI.getParent())
201-
return false;
201+
return false;
202202

203203
const MCInstrDesc &UseMID = UseMI.getDesc();
204204
if ((!UseMID.mayLoad() && !UseMID.mayStore()) ||

llvm/lib/Target/Mips/Mips16InstrInfo.cpp

Lines changed: 2 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -405,9 +405,9 @@ unsigned Mips16InstrInfo::loadImmediate(unsigned FrameReg, int64_t Imm,
405405
}
406406
if (SecondRegSaved)
407407
copyPhysReg(MBB, II, DL, SecondRegSavedTo, SecondRegSaved, true);
408+
} else {
409+
Available.reset(SpReg);
408410
}
409-
else
410-
Available.reset(SpReg);
411411
copyPhysReg(MBB, II, DL, SpReg, Mips::SP, false);
412412
BuildMI(MBB, II, DL, get(Mips::AdduRxRyRz16), Reg)
413413
.addReg(SpReg, RegState::Kill)

0 commit comments

Comments
 (0)